Abstract
This paper details a design path for the conversion of high level, signal processing block diagrams to ASIC design, using VHDL. A transceiver module for wireless serial communication between multiple terminals was designed as an ASIC using Signal Processing Worksystem (SPW) and Synopsys. Mobile communications systems require compact, low power components to reduce their size and weight. The transceiver connects with passive devices, so it must incorporate control functions to interact smoothly with other devices. SPW was used to design the controller in order to investigate the possibility of ASIC design from this level. The high level block diagram was converted to VHDL using a tool supplied by SPW. To complete the design the code generated by SPW was passed to the Synopsys VLSI design tool, where it is compiled as an ASIC.
Original language | English |
---|---|
Pages (from-to) | 3/1-3/6 |
Journal | IEE Colloquium (Digest) |
Issue number | 122 |
Publication status | Published - 1995 |
Event | IEE Electronics Division on Low Power Analogue and Digital VLSI: Asics, Techniques and Applications - London, UK Duration: 2 Jun 1995 → 2 Jun 1995 |